# Developing a Generic Hard Fault handler for ARM Cortex-M3/Cortex-M4

**Niall Cooling** 

**Feabhas Limited** 

www.feabhas.com











#### Divide by zero error

```
int div(int lho, int rho)
{
   return lho/rho;
}
```

```
int main(void)
{
   int a = 10;
   int b = 0;
   int c;
   ...
   c = div(a, b);
   ...
```

#### Enabling hardware reporting of div0 errors

- To enable hardware reporting of div0 errors we need to configure the Configuration and Control Register (CCR).
- The CCR is part of the Cortex-M's System Control Block (SCB) and controls entry trapping of divide by zero and unaligned accesses among other things.
- The CCR bit assignment for div0 is:
  - [4] DIV\_0\_TRP Enables faulting or halting when the processor executes an SDIV or UDIV instruction with a divisor of 0:
    - 0 = do not trap divide by 0
    - 1 = trap divide by 0.
  - When this bit is set to 0, a divide by zero returns a quotient of 0.

$$SCB->CCR = 0x10;$$

#### ARMv7-M Vector Table

| Address   | Vector          |  |
|-----------|-----------------|--|
| 0x00      | Initial Main SP |  |
| 0x04      | Reset           |  |
| 0x08      | NMI             |  |
| 0х0с      | Hard Fault      |  |
| 0x10      | Memory Manage   |  |
| 0x14      | Bus Fault       |  |
| 0x18      | Usage Fault     |  |
| 0x1c-0x28 | Reserved        |  |
| 0x2c      | SVCall          |  |
| 0x30      | Debug Monitor   |  |
| 0x34      | Reserved        |  |
| 0x38      | PendSV          |  |
| 0x3c      | SysTick         |  |
| 0x40      | IRQ0            |  |
| •         | More IRQs       |  |

Initial Stack Pointer
Initial Program Counter
Non-Maskable Interrupt

Minimal Set

Non-privilege access

MPU generated

Instruction prefetch abort or data access error

Invalid instructions

System Service Call (SVC) - used for RTOS entry calls

Pended System Call - used for RTOS context switching

First Device Specific IRQ (0-239)

#### CMSIS-Core

- Cortex<sup>™</sup>-M3 & Cortex<sup>™</sup>-M0
- Core Peripheral Access Layer
  - Cortex-M Core Register Access
  - Cortex-M Instruction Access
  - NVIC Access Functions
  - SysTick Configuration Function



- Instrumented Trace Macrocell (ITM)
  - Cortex <sup>™</sup> -M3 ITM Debug Access
    - ITM\_SendChar
  - Cortex <sup>™</sup> -M3 additional Debug Access
    - ITM\_ReceiveChar

#### CMSIS v3.0 - Device



# CMSIS ARM/Keil Application startup\_Device.s

```
; Vector Table Mapped to Address 0 at Reset
              AREA
                      RESET, DATA, READONLY
              EXPORT
                        Vectors
 Vectors
              DCD
                        initial sp
                                              ; Top of Stack
                      Reset Handler
              DCD
                                              ; Reset Handler
                                               ; NMI Handler
              DCD
                      NMI Handler
                      HardFault Handler
              DCD
                                              ; Hard Fault Handler
                      MemManage Handler
              DCD
                                              ; MPU Fault Handler
                      BusFault Handler
              DCD
                                              ; Bus Fault Handler
```

# ARM/Keil uVision Execution

- Need to halt execution yourself
- Execution will stop here:

```
139 HardFault_Handler\
140 PROC
141 EXPORT HardFault_Handler [WEAK]

142 B .
143 ENDP
```

- Need to replace the default HardFault\_Handler with our own code
- Normally need to modify the asm file
- Weak linkage to the rescue!

#### Weak linkage

```
void simple(void) __attribute__((weak));
int main (void)
    simple();
void __attribute__((weak)) simple(void)
    printf("In WEAK simple\n");
```

This function attribute is a GNU compiler extension that is supported by the ARM compiler.

#### Overriding weak linkage

```
void simple(void) __attribute__((weak));
int main(void)
   simple();
void __attribute__((weak)) simple(void)
   printf("In WEAK simple\n");
```

```
void simple(void)
{
    printf("overridden in: %s\n", __FILE__);
}
```

#### Override The Default Hard Fault\_Handler

```
void HardFault_Handler(void)
{
   while(1);
}
```

```
1
2 void HardFault_Handler(void)
3 = {
    while(1);
5 }
6
```

#### Enter debug state automatically

- Rather than having to enter breakpoints via your IDE, we want to force the processor to enter debug state automatically if a certain instruction is reached (a sort of debug based assert).
- Inserting the BKPT (breakpoint) ARM instruction in our code will cause the processor to enter debug state.
- The "immediate" following the opcode normally doesn't matter (but always check) except it shouldn't be 0xAB (which is used for semihosting).

```
#include "ARMCM3.h"

void HardFault_Handler(void)
{
    __ASM volatile("BKPT #01");
    while(1);
}
```

#### Run and Break

 Now when we run the execution will halt when the BKPT instruction is executed

#### Error Message Output

- The next step in developing the fault handler is the ability to report the fault.
- One option is, of course, to use stdio (stderr) and semihosting.
- However, as the support for semihosting can vary from compiler to compiler
- The "better" alternative is to use Instrumented Trace Macrocell (ITM) utilizing the CMSIS wrapper function ITM\_SendChar

#### ARM Cortex-M3 Processor



#### Instrumentation Trace Macrocell (ITM)



© Feabhas Ltd. 1995-2012

#### ITM Based Error Message Output

```
void printErrorMsg(const char * errMsg)
{
   while(*errMsg != '\0'){
     ITM_SendChar(*errMsg);
     ++errMsg;
   }
}
```

#### Error Message Output

```
#include "ARMCM3.h"
   void printErrorMsg(const char * errMsg)
 5 -
       while (*errMsg != '\0') {
          ITM SendChar(*errMsg);
          ++errMsg;
 9
10
   void HardFault Handler (void)
12 - {
       printErrorMsg("In Hard Fault Handler");
13
        ASM volatile ("BKPT #01");
15
       while (1);
16
```



#### Hard Fault Status Register (HFSR)

- Within the Cortex-M3's System Control Block (SCB) is the HardFault Status Register (HFSR).
- CMSIS defines symbols giving access these register (SCB->HFSR)

```
void HardFault_Handler(void)
{
   static char msg[80];
   printErrorMsg("In Hard Fault Handler\n");
   sprintf(msg, "SCB->HFSR = 0x%08x\n", SCB->HFSR);
   printErrorMsg(msg);
   __ASM volatile("BKPT #01");
   while(1);
}
```

# Hard Fault Status Register (HFSR)

```
Debug (printf) Viewer

In Hard Fault Handler

SCB->HFSR = 0x40000000
```

By examining the HFSR bit configuration, we can see that the FORCED bit is set.



When this bit is set to 1, the HardFault handler must read the other fault status registers to find the cause of the fault.

# Configurable Fault Status Register (SCB->CFSR)

- A forced hard fault may be caused by a bus fault, a memory fault, or as in our case, a usage fault.
- For brevity, here we're only going to focus on the Usage Fault



#### Updated Fault Handler for FORCED flag

So given what we know to date, our basic Fault Handler can be updated to:

- check if the FORCED bit is set (if ((SCB->HFSR & (1 << 30)) != 0) )</li>
- and if so, print out the contents of the CFSR

```
void HardFault_Handler(void)
   static char msg[80];
   printErrorMsg("In Hard Fault Handler\n");
   sprintf(msg, "SCB->HFSR = 0x\%08x\n", SCB->HFSR);
   printErrorMsg(msg);
   if ((SCB->HFSR & (1 << 30)) != 0) {
      printErrorMsg("Forced Hard Fault\n");
      sprintf(msg, "SCB->CFSR = 0x\%08x\n", SCB->CFSR );
      printErrorMsg(msg);
    _ASM volatile("BKPT #01");
  while(1);
```

#### **CFSR Output**

# Debug (printf) Viewer

```
In Hard Fault Handler

SCB->HFSR = 0x40000000

Forced Hard Fault

SCB->CFSR = 0x02000000
```

# Usage Fault Status Register (UFSR)

$$SCB->CFSR = 0x02000000$$

The bit configuration of the UFSR is shown below, and unsurprisingly the output shows that bit 9 (DIVBYZERO) is set



We can now extend the HardFault handler to mask the top half of the CFSR, and if not zero then further report on those flags, as in:

#### **UFSR Fault Message**

```
void HardFault_Handler(void)
   static char msg[80];
   printErrorMsg("In Hard Fault Handler\n");
   sprintf(msg, "SCB->HFSR = 0x%08x\n", SCB->HFSR);
   printErrorMsg(msg);
   if ((SCB->HFSR & (1 << 30)) != 0) {
      printErrorMsg("Forced Hard Fault\n");
      sprintf(msg, "SCB->CFSR = 0x%08x\n", SCB->CFSR );
      printErrorMsg(msg);
     if((SCB->CFSR & 0x030F0000) != 0) {
         printUsageErrorMsg(SCB->CFSR);
    ASM volatile("BKPT #01");
   while(1);
void printUsageErrorMsg(uint32 t CFSRValue)
   printErrorMsg("Usage fault: ");
  CFSRValue >>= 16; // right shift to lsb
  if((CFSRValue & (1<<9)) != 0) {
      printErrorMsg("Divide by zero\n");
```

# Usage Fault Output

# Debug (printf) Viewer

```
In Hard Fault Handler

SCB->HFSR = 0x40000000

Forced Hard Fault

SCB->CFSR = 0x02000000

Usage fault: Divide by zero
```

#### Register dump

- One final thing we can do as part of any fault handler is to dump out known register contents as they were at the time of the exception.
- One really useful feature of the Cortex-M architecture is that a core set of registers are automatically stacked (by the hardware) as part of the exception handling mechanism.

#### Interrupt Register Usage

#### Register









- ISR functions do not require compiler specific directives
  - All managed in hardware
- Upon receiving an interrupt, the processor will finish current instruction
  - Some opcodes may be interrupted for better interrupt latency
- Then, processor state automatically saved to the stack over the <u>data</u> <u>bus</u>
  - {PC, R0-R3, R12, R14, xPSR}
- On Cortex-M3/M4, in parallel, the ISR address is prefetched on the instruction bus
  - ISR ready to start executing as soon as stack push is complete

# Set of stacked registers



#### Procedure Call Standard for the ARM Architecture

- ARM have defined a set of rules for function entry/exit
- This is part of ARM's ABI and is referred to as the ARM Architecture Procedure Call Standard (AAPCS), e.g.

| - | Register | Synonym Role |                                 |
|---|----------|--------------|---------------------------------|
| - | R0       | a1           | Argument 1 / word result        |
| - | R1       | a2           | Argument 2 / double-word result |
| _ | R2       | a3           | Argument 3                      |
| _ | R3       | a4           | Argument 4                      |

- More complex returns are passed via an address stored in a1
- Sub-word sized arguments will still use a whole register
  - char and short
- double-word arguments will be passed in multiple registers

double and long long

© Feabhas Ltd. 1995-2012

#### **AAPCS** Register Usage



© Feabhas Ltd. 1995-2012

# Parameter Passing (4 Parameters or fewer)

```
int callerP4(void)
{
    return funcP4(1,2,3,4);
}
```



```
callerP4 PROC
;;;1
          int callerP4(void)
;;;2
          {
;;;3
              return funcP4(1,2,3,4);
                          MOVS
000000
       2304
                                   r3,#4
000002
       2203
                         MOVS
                                   r2,#3
000004
       2102
                         MOVS
                                   r1,#2
000006
       2001
                         MOVS
                                   r0,#1
800000
       f7ffbffe
                         B.W
                                   funcP4
;;;4
          }
;;;5
                          ENDP
```

```
int funcP4(int a, int b, int c, int d)
{
   return a+b+c+d;
}
```

#### Using the AAPCS

- Using this knowledge in conjunction with AAPCS we can get access to these register values.
- First we modify our original HardFault handler by:
  - modifying it's name to "Hard\_Fault\_Handler" (no weak linkage)
  - adding a parameter declared as an array of 32-bit unsigned integers.

```
void Hard_Fault_Handler(uint32_t stack[])
```

 Based on AAPCS rules, we know that the parameter label (stack) will map onto register r0.

#### New HardFault\_Handler

- We now implement the actual HardFault\_Handler.
- This function simply copies the current Main Stack Pointer (MSP) into r0 and then branches to our renamed Hard\_Fault\_Handler (this is based on ARM/Keil syntax):

```
__asm void HardFault_Handler(void)
{
   MRS r0, MSP;
   B __cpp(Hard_Fault_Handler)
}
```

#### StackDump function

• Finally we implement a function to dump the stack values based on their relative offset

```
enum { r0, r1, r2, r3, r12, lr, pc, psr};
void stackDump(uint32 t stack[])
  static char msg[80];
  sprintf(msg, "r0 = 0x\%08x\n", stack[r0]);
  printErrorMsg(msg);
  sprintf(msg, "r1 = 0x\%08x\n", stack[r1]);
  printErrorMsg(msg);
  sprintf(msg, "r2 = 0x\%08x\n", stack[r2]);
  printErrorMsg(msg);
  sprintf(msg, "r3 = 0x\%08x\n", stack[r3]);
  printErrorMsg(msg);
  sprintf(msg, "r12 = 0x\%08x\n", stack[r12]);
  printErrorMsg(msg);
  sprintf(msg, "lr = 0x%08x\n", stack[lr]);
  printErrorMsg(msg);
  sprintf(msg, "pc = 0x%08x\n", stack[pc]);
  printErrorMsg(msg);
  sprintf(msg, "psr = 0x%08x\n", stack[psr]);
  printErrorMsg(msg);
```

| 8  | <pre><pre><pre>ous&gt;</pre></pre></pre> |      |
|----|------------------------------------------|------|
|    | xPSR                                     | - 50 |
|    | PC                                       | J    |
| 0  | LR                                       | _    |
|    | R12                                      |      |
| ý. | R3                                       | -3   |
| Ģ. | R2                                       | -37  |
| 2  | R1                                       | - 10 |
| 8  | R0                                       | - 6  |
|    |                                          | _    |

stack[0]

#### Stack Dump Output

This function can then be called from the Fault handler, passing through the stack argument. Running the program should result is the following output:

```
Debug (printf) Viewer
In Hard Fault Handler
SCB->HFSR = 0x400000000
Forced Hard Fault
SCB->CFSR = 0x020000000
Usage fault: Divide by zero
    = 0x000000000
    = 0x000000000
    = 0x00000000a
    = 0xe000ed18
    = 0x2000000e4
    = 0x0000025b
    = 0x00000272
      0xa1000000
```

Examining the output, we can see that the program counter (pc) is reported as being the value  $0 \times 00000272$ , giving us the opcode generating the fault.

#### Tracing the PC

If we disassemble the image using the command:

```
fromelf -c CM3_Fault_Handler.axf —output listing.txt
```

By trawling through the listing (listing.txt) we can see the SDIV instruction at offending line (note also r2 contains 10 and r1 the offending 0).

```
.text
div
```

0x00000270: 4602 MOV r2,r0

0x00000272: fb92f0f1 SDIV r0,r2,r1

0x00000276: 4770 BX lr

.text

# Dealing with the Cortex-M Operational modes



#### Operational modes – No RTOS



Privileged execution has full access to all processor, NVIC and MPU registers

#### Operational modes - RTOS



# Thread / Handler mode

- Finally, if you're going to use the privilege/non-privilege model, you'll need to modify the HardFault\_Handler to detect whether the exception happened in Thread mode or Handler mode.
- This can be achieved by checking bit 3 of the HardFault\_Handler's Link Register (Ir) value.
- Bit 3 determines whether on return from the exception, the Main Stack Pointer (MSP) or Process Stack Pointer (PSP) is used.

#### Final Notes

- The initial model for fault handling can be found in Joseph Yiu's excellent book "The Definitive Guide to the ARM Cortex-M3"
- The code shown was built using the ARM/Keil MDK-ARM Version 4.60 development environment (a 32Kb size limited evaluation is available from the Keil website)
- The code, deliberately, has not been refactored to remove the hard-coded (magic) values.
- Code available on GitHub at git://github.com/feabhas/CM3\_Fault\_Handler

#### Thank You



**EMBEDDING SOFTWARE COMPETENCE** 





Niall Cooling
Feabhas Limited
5 Lowesden Works
Lambourn Woodlands
Hungerford
Berks. RG17 7RY
UK
+44 1488 73050
www.feabhas.com

niall.cooling(at)feabhas.com @feabhas blog.feabhas.com uk.linkedin.com/in/nscooling